

# **VOLTAGE-DIVIDER BIAS**

**BJT DC BIASING** 

Gyro A. Madrona

........

**Electronics Engineer** 











# TOPIC OUTLINE

# **Voltage-Divider Bias Circuit**

- Base-Emitter Loop
- Collector-Emitter Loop
- Load Line Analysis



# VOLTAGE-DIVIDER BIAS CIRCUIT



#### **CURRENT GAIN**

The <u>current gain</u> parameters <u>alpha</u> ( $\alpha$ ) and <u>beta</u> ( $\beta$ ) describe the relationship between currents in the transistor's three terminals (emitter, base, and collector).

Alpha ( $\alpha$ ) is the ratio of the collector current to the emitter current.

#### Formula

$$\alpha = \frac{i_C}{i_E}$$

 $\alpha$  is always less than 1 (typically 0.95 to 0.995)

**Beta** ( $\beta$ ) is the ratio of the collector current to the base current.

#### Formula

$$\beta = \frac{i_C}{i_B}$$



#### **VOLTAGE-DIVIDER BIAS CIRCUIT**



The <u>voltage-divider bias</u> uses a pair of resistors ( $R_1$  and  $R_2$ ) to form a voltage divider that sets the base voltage. This configuration is less sensitive to variations in transistor beta ( $\beta$ ) and offers a more <u>stable operating point</u>.



# THEVENIN EQUIVALENT CIRCUIT



#### Thevenin Voltage

$$v_{TH} = v_{CC} \frac{R_2}{R_1 + R_2}$$

#### Thevenin Resistance

$$G_o = G_1 + G_2$$

$$\frac{1}{R_{TH}} = \frac{1}{R_1} + \frac{1}{R_2}$$



## THEVENIN EQUIVALENT CIRCUIT



#### Thevenin Voltage

$$v_{TH} = v_{CC} \frac{R_2}{R_1 + R_2}$$

#### Thevenin Resistance

$$G_o = G_1 + G_2$$

$$\frac{1}{R_{TH}} = \frac{1}{R_1} + \frac{1}{R_2}$$



#### BASE-EMITTER LOOP



#### KVL @B-E

$$-v_{TH} + v_{RTH} + v_{BE} + v_{RE} = 0$$

$$v_{RTH} + v_{RE} = v_{TH} - v_{BE}$$

$$i_B R_{TH} + i_E R_E = v_{TH} - v_{BE}$$

$$i_B R_{TH} + i_B (\beta + 1) R_E = v_{TH} - v_{BE}$$

$$i_B(R_{TH} + (\beta + 1)R_E) = v_{TH} - v_{BE}$$

$$i_B = \frac{v_{TH} - v_{BE}}{R_{TH} + (\beta + 1)R_E}$$



#### COLLECTOR-EMITTER LOOP



#### KVL @C-E

$$-v_{CC} + v_{RC} + v_{CE} + v_{RE} = 0$$

$$v_{CE} = v_{CC} - v_{RC} - v_{RE}$$

$$v_{CE} = v_{CC} - i_C R_C - i_E R_E$$

$$i_E \approx i_C$$

$$v_{CE} = v_{CC} - i_C (R_C + R_E)$$





For the given voltage-divider bias network, determine:

- Base current  $(i_{BQ})$
- Collector current  $(i_{CO})$
- Collector-Emitter voltage  $(v_{CEQ})$
- Emitter voltage  $(v_E)$
- Collector Voltage  $(v_C)$





#### Solution



#### **Solution**





# LOAD LINE ANALYSIS



#### SATURATION POINT

The <u>saturation point</u> is the operating state where BJT conducts the <u>maximum collector curren</u>t ( $i_{C(sat)}$ ) with zero collector-emitter voltage ( $v_{CE} = 0$ ).

In this region the transistor acts like a <u>closed switch</u> (zero resistance between collector-emitter).



# **SATURATION POINT**

#### Mentally Short





#### **CUTOFF POINT**

The <u>cutoff point</u> is the operating state where BJT conducts zero collector current ( $i_C = 0$ ) with  $v_{CE}$  at its maximum ( $v_{CE} = V_{CC}$ ).

In this region the transistor acts like an <u>open switch</u> (infinite resistance between collector-emitter).



# **CUTOFF POINT**

#### Mentally Open





## **QUIESCENT POINT**

The <u>Q-point</u> is the stable DC operating condition characterized by specific value of collector current  $(i_C)$  and collector-emitter voltage  $(v_{CE})$ .





Plot the DC load line analysis for the voltage-divider bias network, indicating:

- Saturation current  $(i_{C(sat)})$
- Cutoff voltage ( $v_{CE(cutoff)}$ )
- Operating Point (Q-Point)





#### Solution



#### **Load Line Analysis**

 $i_C(mA)$ 10 14 16



For the given voltage-divider bias network, determine:

- Base current  $(i_{BQ})$
- Collector current  $(i_{CO})$
- Collector-Emitter voltage  $(v_{CEQ})$

And plot the DC load line analysis indicating:

- Saturation current  $(i_{C(sat)})$
- Cutoff voltage ( $v_{CE(cutoff)}$ )
- Operating Point (Q-Point)





#### Solution



#### **Solution**





#### **Load Line Analysis**



# INDEPENDENT OF THE TRANSISTOR BETA

| Bias                   | β   | $i_B(\mu A)$ | $i_C(mA)$ | $v_{CE}(V)$ | $\%\Delta v_{\it CE}$ |
|------------------------|-----|--------------|-----------|-------------|-----------------------|
| Fixed-Bias             | 50  | 47.08        | 2.35      | 6.83        | -76%                  |
|                        | 100 | 47.08        | 4.71      | 1.64        |                       |
| Emitter-<br>Stabilized | 45  | 23.74        | 1.07      | 14.54       | -31.16%               |
|                        | 90  | 37.04        | 3.33      | 10.01       |                       |
| Voltage-               |     |              |           |             |                       |
| Divider Bias           |     |              |           |             |                       |



# **LABORATORY**

